# CS & IT ENGINEERING

Operating System

**Inverted Paging, Monitors and Shared Pages** 

Lecture no:01



By- Dr. Khaleel Khan sir





Inverted Paging, Monitors and Shared Pages

# Segmented Paging Architecture



Segmentation

Les to guarantee (Freserve) user's view of Mem. alloc.

to Programs;



Segmentation Paging > Paging P.A.S Segmented-Paging Segment















Consider a System using Segmented-Paging Architecture with V.A.S = P.A.S =  $2^{16}$  Bytes. The VAS is divided into 8 equal sized nonoverlapping Segments. Paging is applied on Segment, with a Page size being a power of 2 in Bytes. The Page Table Entry size of the Page Tables of the Segment is 16 bits. What must be the Page Size of the Segment such that the Page Table of the Segment exactly fits in one frame of Memory. Lt P.S= $2^{16}$  By







Consider a System using Segmented-Paging Architecture. Paging is applied on Segment. The System maintains a 256 entry Page-Table per Segment. The Page Size of Segment is 8Kbytes. The Virtual Address Space supports 2K Segments. Page Table Entry Size is 16 bits while the Segment Table entry is 32 bits in size.

Calculate

466 (a) Size of Virtual Address Space

85kb(b) Address Translation Space Overhead in Bytes.

The number of levels of Memory accesses required for

8kB

S.T. Size = 2K\*4B



: 256 Pages

M.M.A.T= m' Emat=3m





### Which one of the following statements is FALSE?



- A The TLB performs an associative search in parallel on all its valid entries using page number of incoming virtual address.
- B If the virtual address of a word given by CPU has a TLB hit, but the subsequent search for the word results in a cache miss, then the word will always be present in the main memory.
- The memory access time using a given inverted page table is always same for all incoming virtual addresses.
- In a system that uses hashed page tables, if two distinct virtual addresses V1 and V2 map to the same value while hashing, then the memory access time of these addresses will not be the same.

# **Shared Pages**



Many a Jimes in a Multiprogrammed environment applications med to access common Routines
Rograms

Cike Editors & other

System Rograms Shared by different applications Editor

### Shared Pages



#### Shared code

- One copy of read-only (reentrant) code shared among processes (i.e., text editors, compilers, window systems).
  - Shared code must appear in same location in the logical address space of all processes

#### Private code and data

- Each process keeps a separate copy of the code and data
- The pages for the private code and data can appear anywhere in the logical address space

### Shared Pages Example





### Monitors



Synchronization -Inconstency -> date Loss a seadbooks Nec anditions: > Chtical-Sec (Shared resources) A Rece Conditions A Rece Conditions

Entry Requirements

Entry Mut Enchoon

Rogress

CS

Boundedwait

Entry

Rit



```
monitor monitor name
  /* shared variable declarations */
 function P1 ( . . . ) {
function P2 ( . . . ) {
  function Pn ( . . . ) {
  initialization_code ( . . . )
```

Figure 5.15 Syntax of a monitor.







Figure 5.16 Schematic view of a monitor.





Figure 5.17 Monitor with condition variables.



```
monitor DiningPhilosophers
  enum {THINKING, HUNGRY, EATING} state[5];
  condition self[5];
 void pickup(int i)
                                 Take-fooks
    state[i] = HUNGRY;
    test(i);
    if (state[i] != EATING)
       self[i].wait(); Blocked
  void putdown(int i) {
    state[i] = THINKING;
    test((i + 4) % 5); L 4
    test((i + 1) % 5); R 1
  void test(int i)
    if ((state[(i + 4) % 5] != EATING) &&
      (state[i] == HUNGRY) &&
      (state[(i + 1) % 5] != EATING)) (
        state[i] = EATING; 7
        self[i].signal();
  initialization_code()
    for (int i = 0; i < 5; i++)
       state[i] = THINKING;
```

Figure 5.18 A monitor solution to the dining-philosopher problem.

enum {THINKING, HUNGRY, EATING} state[5];



condition self[5];

Implementation of Dirring Philosopher Postlem Using Monitors



Regular Revision 40% Barrier Synchronization Practice (Pyost ISR0+ Series + Encentaines BARC+ > (I ime Myrant TIFR > Syllahus Recorded Coverage videos for Umsolved (H/W) Questions of the Handout

### FCFS with non-conc. To



